

Hello, and welcome to this presentation of the STM32L5 Flexible Static Memory Controller. It covers all features of this interface which is used to connect external memories such as NOR Flash, NAND Flash, SRAM, FRAM and PSRAM.



The FSMC controller integrated in STM32L5 products provides external memory support through two memory controllers: the NOR Flash, PSRAM and SRAM controller and the NAND memory controller. This enables the CPU to communicate with external memories including NOR and NAND Flash memories, PSRAM, and SRAM. This interface is fully configurable, allowing easy connection with external memories or other parallel interfaces.

The benefits of the FSMC controller include not only RAM and Flash memory space extension, but also the ability to interface seamlessly with most LCD controllers which support Intel 8080 and Motorola 6800 modes. This LCD parallel interface capability makes it easy to build cost-effective graphic applications using LCD modules containing embedded controllers or high-performance solutions using external controllers with dedicated

acceleration.

### Key features ■3

- Fully independent banks
  - · Four banks to support separate external memories
  - Independent Chip Select for each memory bank
  - · Independent configuration for each memory bank
- Flexible configuration
  - · Programmable timings to support a wide range of devices
  - · 8- or 16-bit data bus
  - External asynchronous wait control
  - Extended mode (read timings and protocol different to write timings)
  - · Supports burst mode access to synchronous devices (NOR Flash and PSRAM), up to 55 MHz



The FSMC controller offers two independent banks to support separate external memories.

Each bank has an independent Chip Select and an independent configuration.

Each bank features programmable timings, a configurable 8- or 16-bit data bus, and can access memory in asynchronous or burst mode for synchronous memory such as NOR Flash and PSRAM.

Synchronous memory can be accessed at maximum frequency of 55 MHz.

### Supported devices 4

### Compatible with a wide variety of interfaces and memories

- Memory-mapped devices including
  - · Static random access memory (SRAM)
  - NOR Flash memory/OneNAND Flash memory
  - PSRAM (4 memory banks)
  - Ferroelectric RAM (FRAM)
- NAND Flash memory
  - · Includes ECC hardware to check up to 8 Kbytes of data read/written
  - 3 possible interrupt sources (level, rising edge and falling edge)
- Parallel LCD modules
  - Intel 8080 and Motorola 6800



The FSMC controller supports a wide variety of devices and memories.

It interfaces with static memory-mapped devices including:

- Static random access memory (SRAM),
- NOR / OneNAND Flash memory,
- PSRAM
- FRAM.

The FSMC also interfaces with NAND Flash memories and supports error code correction (ECC) for up to 8 Kbytes of data read or written. Three interrupt sources can be configured to generate an interrupt when a rising edge, falling edge, or high level is detected on the NAND Flash Ready/Busy signal.

Furthermore, the FSMC interfaces with parallel LCD modules, supporting the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to various LCD interfaces.

## Bank memory mapping

- External memories are divided into 4 fixed-size banks
  - · Bank 1 (4 x 64 Mbytes) for NOR Flash, OneNAND, SRAM or PSRAM
  - · Bank 3 (256 Mbytes) for NAND Flash
  - · Banks 2 & 4 are reserved





The external memory space is divided into fixed-size banks of 256 Mbytes each.

Two external memory banks are dedicated to the FSMC. Bank 1 is connected to the NOR/PSRAM controller and Bank 3 is connected to the NAND controller.

Banks 2 and 4 are reserved.



The flexible memory controller supports non-multiplexed and multiplexed PSRAM, FRAM, SRAM and NOR interfaces.

The non-multiplexed interface has separate address and data signals.

The multiplexed interface drives the 16 address LSBs on the same pins as the 16-bit data. Thus an external address latch is required to maintain the lower part of the address while the data is transferred. This latch is embedded in some NOR and PSRAM devices.

The latch enable signal is provided by the FSMC through the FMC\_NL output pin. This signal is named address valid, NADV, on some NOR Flash devices.

FMC\_NEx is one of the four chip-select signals, one per sub-bank.

Regarding the PSRAM interface, the FSMC accesses the right data through its byte lanes FMC\_NBL[1:0].

# NOR / PSRAM address mapping

- 7
- Bank 1 is divided into 4 sub-banks of 64 Mbytes each to interface with 4 external NOR / PSRAM memories (4 Chip Selects) which support
  - NOR Flash: 8/16-bit synchronous/asynchronous, multiplexed or non-multiplexed
  - · SRAM/FRAM/ROM: 8/16-bit, asynchronous
  - PSRAM: 8/16-bit synchronous/asynchronous





Bank 1 is used to address up to 4 NOR Flash memories or PSRAM devices.

This bank is split into 4 NOR or PSRAM sub-banks of 64 Mbytes each with 4 dedicated Chip Selects to interface with:

- 8 or 16-bit synchronous or asynchronous NOR Flash in multiplexed or non-multiplexed mode,
- 8 or 16-bit asynchronous SRAM, FRAM and ROM, asynchronous
- 8 or 16-bit synchronous or asynchronous PSRAM memories.

# NOR / PSRAM interface signals

- The FSMC generates the appropriate signals to drive
  - · Asynchronous SRAM, FRAM and ROM
    - 8-bit
    - 16-bit
  - PSRAM (CellularRAM and CosmoRAM)
    - · Asynchronous mode
    - Burst mode
    - · Multiplexed or non-multiplexed
  - NOR Flash
    - · Asynchronous mode
    - · Burst mode
    - Multiplexed or non-multiplexed





The FSMC outputs a unique Chip Select signal to each sub-bank and performs only one access at a time to an external device. The external memories are connected either to the NOR and PSRAM controller or the NAND controller, and share address, data, and control signals.

# NOR / PSRAM timing configuration

### Flexible timing configuration

- The FSMC NOR / PSRAM controller is used to set the timings of the memory connected to the bank
  - · Address setup phase duration
  - Address hold phase duration
  - Data setup phase duration
  - · Data hold phase duration
  - NBL setup phase duration,
  - Bus turnaround phase duration
  - Clock divide ratio.
  - Data latency (for synchronous burst NOR Flash)
  - Access mode



PSRAM counter

The NOR PSRAM controller allows the configuration of various timing parameters for the supported memories:

- Address setup phase: Duration of the first access phase,
- Address hold phase: Duration of the middle phase of the access cycle,
- Data setup phase: Duration of the second access phase,
- Data hold phase: Duration of the data hold phase,
- NBL setup phase: Duration of the byte lanes setup phase,
- Bus turnaround phase: Duration of the bus turnaround phase,
- Clock divide ratio: Number of AHB clock cycles (or HCLK) within one memory clock cycle (or CLK), ratio of 1 is supported,
- Data latency: Number of clock cycles to be issued to

the memory before the first data transfer

• Access mode.

The CellularRAM<sup>™</sup> does not allow maintaining the chip select signal (NE) low for longer than the tCEM timing specified for the memory device.

This timing can be programmed in the PSRAM counter register.

### NAND address mapping

- Bank 3 is used to support NAND Flash memory through two memory spaces
  - · Common memory space
  - · Attribute memory space
- Each memory space is divided into 3 subsections
  - · Data section (64 Kbytes): Used to read or write data
  - Command section (64 Kbytes): Used to send a command to NAND Flash memory
  - Address section (128 Kbytes): Used to specify the NAND Flash memory address



Bank 3 is used to interface with the NAND Flash memory. It is divided into two memory spaces: Common memory space and Attribute memory space. Both spaces are similar. The common memory space is for all NAND Flash read and write accesses, except when writing the last address byte to the NAND Flash device, where the CPU must write to the attribute memory space. This allows the implementation of the pre-wait functionality needed by certain NAND Flash memories by writing the last address byte with different timings. Each memory space is subdivided into three sections:

- Data section (64 Kbytes): Used to read or write data from NAND Flash memory.
- Command section (64 Kbytes): Used to send a command to NAND Flash memory.
- Address section (128 Kbytes): Used to specify the NAND Flash memory address.

## NAND interface signals <a>•••</a>

- The FSMC generates the appropriate signals to drive the NAND memories
  - NAND Flash
    - 8-bit
    - 16-bit





The FSMC generates the appropriate signals to drive NAND Flash memory. The address, data and control signals are shared with the NOR and PSRAM controller. The command latch enable (or CLE) and address latch enable (or ALE) signals of the NAND Flash memory device are driven by address signals from the FSMC controller connected to Address line 16 and Address line 17 respectively.

The ALE is active when writing to the address section and the CLE is active when writing to command section.

- The FSMC NAND memory controller supports the following features
  - ECC hardware acceleration for read and write operations ranging from 256 to 8192 bytes
  - · 3 interrupt sources for NAND bank
    - · Rising edge
    - · Falling edge
    - · Level of the external memory Ready/nBusy output pin
  - Wait feature management
    - The controller waits for the NAND Flash memory to be ready (Ready/nBusy signal high), before starting a new access
- The MPU memory attribute of the FSMC NAND bank must be configured as "Device"



The FSMC NAND memory controller includes support for the following features:

Error code correction: The ECC algorithm can perform 1bit error correction and 2-bit error detection per 256 to 8192 bytes read or written from/to the NAND Flash memory. It is based on the Hamming coding algorithm. 3 interrupt sources can be enabled to detect a rising edge, falling edge or level on Ready/Busy signal output from NAND Flash memory.

Wait feature management: The controller waits for the NAND Flash memory to be ready before starting a new access.

The MPU memory attribute of the FSMC NAND bank must be configured as a Device.

### NAND timing configuration **13**

- · For each memory space a set of parameters can be configured
  - · Setup time: Time to set up the address before the command assertion
  - · Wait time: Time to assert the command
  - · Hold time: Time to hold address after the command de-assertion
  - · Data bus HiZ time: Time from address valid to data bus drive



Each common and attribute memory space can be configured with different timings for the NAND Flash's command, address write, and data read/write accesses. The attribute memory space is used for the last address write access if the timing must differ from that of previous accesses in case of Ready/Busy management. Otherwise only common space is needed. Four parameters are used to define the number of HCLK cycles for the different phases of any NAND Flash access:

- · Setup time,
- · Wait time.
- Hold time,
- Data bus High impedance time.

| Interrupt event | Description                                       |
|-----------------|---------------------------------------------------|
| Rising edge     | Rising edge has been detected on the FMC_INT pin  |
| Falling edge    | Falling edge has been detected on the FMC_INT pin |
| High level      | High level has been detected on the FMC_INT pin   |



The NAND controller offers 3 interrupt sources: rising edge, falling edge, and high level detection on the FMC\_INT pin when it is connected to the Ready/Busy signal from the NAND Flash memory.

### Low-power modes 15

| Mode                         | Description                                                                    |
|------------------------------|--------------------------------------------------------------------------------|
| Run                          | Active                                                                         |
| Sleep                        | Active  Peripheral interrupts cause the device to exit Sleep mode              |
| Low-power run                | Active                                                                         |
| Low-power sleep              | Active  Peripheral interrupts cause the device to exit Low-power sleep mode    |
| Stop 0'<br>Stop 1'<br>Stop 2 | Frozen  Peripheral registers content is lept                                   |
| Standby                      | Powered-down  The peripheral must be reinitialized after exiting Standby mode. |
| Shutdown                     | Powered-down  The peripheral must be reinitialized after exiting Shutdown mode |



The FSMC is active in Run, Sleep, Low-power run and Low-power sleep modes.

A FSMC interrupt can cause the device to exit Sleep or Low-power sleep mode.

In Stop 0, Stop 1 and Stop 2 modes, the FSMC is frozen, and the content of its registers is kept.

In Standby or Shutdown mode, the FSMC is powereddown and it must be reinitialized afterwards.

### Application example 16

Wearable application including connectivity and user interface



 External memory can store audio and graphical (icons, fonts, etc...) data required for the user interface



Wearable applications require low-power management together with a high-quality user interface. This can be achieved using the STM32L5 FSMC to connect the display thanks to its flexibility and widely programmable parameters to interface with LCD modules. In addition the FSMC or OctoSPI interface may be used may be used to access an external Flash memory containing all of the graphical content needed such as background images, high-resolution icons, or fonts to support multiple languages. Additional audio data for ringtones can also benefit from the large space offered by the external Flash memory.